

# 2.2nV/√Hz, Low-Power, 36V, Operational Amplifier

Check for Samples: OPA209, OPA2209, OPA4209

#### **FEATURES**

- LOW VOLTAGE NOISE: 2.2nV/√Hz at 1kHz
- 0.1Hz to 10Hz NOISE: 130nV<sub>PP</sub>
- LOW QUIESCENT CURRENT: 2.5mA/Ch (max)
- LOW OFFSET VOLTAGE: 150µV (max)
   GAIN BANDWIDTH PRODUCT: 18MHz
- SLEW RATE: 6.4V/µs
- WIDE SUPPLY RANGE: ±2.25V to ±18V, +4.5V to +36V
- RAIL-TO-RAIL OUTPUT
- SHORT-CIRCUIT CURRENT: ±65mA
- AVAILABLE IN SOT23-5, MSOP-8, SO-8, AND TSSOP-14 PACKAGES

#### **APPLICATIONS**

- PLL LOOP FILTERS
- LOW-NOISE, LOW-POWER SIGNAL PROCESSING
- LOW-NOISE INSTRUMENTATION AMPLIFIERS
- HIGH-PERFORMANCE ADC DRIVERS
- HIGH-PERFORMANCE DAC OUTPUT AMPLIFIERS
- ACTIVE FILTERS
- ULTRASOUND AMPLIFIERS
- PROFESSIONAL AUDIO PREAMPLIFIERS
- LOW-NOISE FREQUENCY SYNTHESIZERS
- INFRARED DETECTOR AMPLIFIERS
- HYDROPHONE AMPLIFIERS

#### DESCRIPTION

The OPA209 series of precision operational amplifiers achieve very low voltage noise density (2.2nV/\(\sqrt{Hz}\)) with a supply current of only 2.5mA (max). This series also offers rail-to-rail output swing, which helps to maximize dynamic range.

In precision data acquisition applications, the OPA209 provides fast settling time to 16-bit accuracy, even for 10V output swings. This excellent ac performance, combined with only  $150\mu V$  (max) of offset and low drift over temperature, makes the OPA209 very suitable for fast, high-precision applications.

The OPA209 is specified over a wide dual powersupply range of ±2.25 to ±18V, or single-supply operation from +4.5V to +36V.

The OPA209 is available in the SOT23-5, MSOP-8 and the standard SO-8 packages. The dual OPA2209 comes in both MSOP-8 and SO-8 packages. The quad OPA4209 is available in the TSSOP-14 package.

The OPA209 series is specified from -40°C to +125°C.

#### 0.1Hz to 10Hz NOISE



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | PACKAGE MARKING |
|---------|--------------|--------------------|-----------------|
|         | SOT23-5      | DBV                | OOBQ            |
| OPA209  | MSOP-8       | DGK                | OOAQ            |
|         | SO-8         | D                  | OPA209A         |
| OD42200 | MSOP-8       | DGK                | OOJI            |
| OPA2209 | SO-8         | D                  | O2209           |
| OPA4209 | TSSOP-14     | PW                 | OPA4209         |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS**(1)

|                                |                                  | OPA209, OPA2209, OPA4209 | UNIT |  |  |
|--------------------------------|----------------------------------|--------------------------|------|--|--|
| Supply Voltage                 | $V_{S} = (V+) - (V-)$            | 40                       | V    |  |  |
| Signal Input Terminal, Voltage | ge <sup>(2)</sup>                | (V-) - 0.5 to (V+) + 0.5 | V    |  |  |
| Signal Input Terminal, Curre   | nt (except power-supply pins)(2) | 10                       | mA   |  |  |
| Output Short-Circuit (3)       |                                  | Continuous               |      |  |  |
| Operating Temperature          | T <sub>A</sub>                   | -55 to +150              | °C   |  |  |
| Storage Temperature            | T <sub>A</sub>                   | -65 to +150              | °C   |  |  |
| Junction Temperature           | T <sub>J</sub>                   | +200                     | °C   |  |  |
| CCD Datings                    | Human Body Model (HBM)           | 3000                     | V    |  |  |
| ESD Ratings:                   | Charged Device Model (CDM)       | 1000                     | V    |  |  |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

<sup>(2)</sup> For input voltages beyond the power-supply rails, voltage or current must be limited.

<sup>(3)</sup> Short-circuit to ground, one amplifier per package.



### ELECTRICAL CHARACTERISTICS: V<sub>s</sub> = ±2.25V to ±18V

**Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to +125°C. At  $T_A = +25^{\circ}C$ ,  $R_L = 10k\Omega$  connected to midsupply, and  $V_{CM} = V_{OUT} =$  midsupply, unless otherwise noted.

| PARAMETER                                         |                 |                                                          | OPA209      |                      |             |                    |
|---------------------------------------------------|-----------------|----------------------------------------------------------|-------------|----------------------|-------------|--------------------|
|                                                   |                 | CONDITIONS                                               | MIN         | TYP                  | MAX         | UNIT               |
| OFFSET VOLTAGE                                    |                 |                                                          |             |                      |             |                    |
| Input Offset Voltage                              | os/             | $V_S = \pm 15, \ V_{CM} = 0V$                            |             | ±35                  | ±150        | μV                 |
| Drift dV <sub>os</sub> /                          | dΤ              |                                                          |             | 1                    | 3           | μV/°C              |
| vs Power Supply PSI                               | RR              | $V_S = \pm 2.25 V \text{ to } \pm 18 V$                  |             | 0.05                 | 0.5         | μV/V               |
| over Temperature                                  |                 | $V_S = \pm 2.25V \text{ to } \pm 18V$                    |             |                      | 1           | μV/V               |
| Channel Separation, dc (dual and quad versions)   |                 |                                                          |             | 1                    |             | μV/V               |
| INPUT BIAS CURRENT                                |                 |                                                          |             |                      |             |                    |
| Input Bias Current                                | $I_{B}$         | $V_{CM} = 0V$                                            |             | ±1                   | ±4.5        | nA                 |
| over Temperature, -40°C to +85°C                  |                 | $V_{CM} = 0V$                                            |             |                      | ±8          | nA                 |
| over Temperature, -40°C to +125°C                 |                 | V <sub>CM</sub> = 0V                                     |             |                      | ±15         | nA                 |
| Input Offset Current                              | los             | $V_{CM} = 0V$                                            |             | ±0.7                 | ±4.5        | nA                 |
| over Temperature, -40°C to +85°C                  |                 | $V_{CM} = 0V$                                            |             |                      | ±8          | nA                 |
| over Temperature, -40°C to +125°C                 |                 | V <sub>CM</sub> = 0V                                     |             |                      | ±15         | nA                 |
| NOISE                                             |                 |                                                          |             |                      |             |                    |
| Input Voltage Noise,<br>f = 0.1Hz to 10Hz         | e <sub>n</sub>  |                                                          |             | 0.13                 |             | μV <sub>PP</sub>   |
| Noise Density, f = 10Hz                           |                 |                                                          |             | 3.3                  |             | nV/√ <del>Hz</del> |
| Noise Density, f = 100Hz                          |                 |                                                          |             | 2.25                 |             | nV/√ <del>Hz</del> |
| Noise Density, f = 1kHz                           |                 |                                                          |             | 2.2                  |             | nV/√ <del>Hz</del> |
| Input Current Noise Density, f = 1kHz             | In              |                                                          |             | 500                  |             | fA/√Hz             |
| INPUT VOLTAGE RANGE                               |                 |                                                          |             |                      |             |                    |
| Common-Mode Voltage Range                         | ′см             |                                                          | (V-) + 1.5V |                      | (V+) - 1.5V | V                  |
| Common-Mode Rejection Ratio, over Temperature CMI | RR              | (V-) + 1.5V < V <sub>CM</sub> < (V+) - 1.5V              | 120         | 130                  |             | dB                 |
| INPUT IMPEDANCE                                   |                 |                                                          |             |                      |             |                    |
| Differential                                      |                 |                                                          |             | 200    4             |             | kΩ    pF           |
| Common-Mode                                       |                 |                                                          |             | 10 <sup>9</sup>    2 |             | Ω    pF            |
| OPEN-LOOP GAIN                                    |                 |                                                          |             |                      |             |                    |
| Open-Loop Voltage Gain                            | A <sub>OL</sub> | $(V-) + 0.2V < V_O < (V+) - 0.2V, R_L = 10k\Omega$       | 126         | 132                  |             | dB                 |
| over Temperature                                  |                 | $(V-) + 0.2V < V_O < (V+) - 0.2V, R_L = 10k\Omega$       | 120         |                      |             | dB                 |
|                                                   |                 | $(V-) + 0.6V < V_O < (V+) - 0.6V, R_L = 600\Omega^{(1)}$ | 114         | 120                  |             | dB                 |
| over Temperature                                  |                 | $(V-) + 0.6V < V_O < (V+) - 0.6V, R_L = 1k\Omega$        | 110         |                      |             | dB                 |
| FREQUENCY RESPONSE                                |                 |                                                          |             |                      |             |                    |
| Gain Bandwidth Product GE                         | 3W              |                                                          |             | 18                   |             | MHz                |
| Slew Rate                                         | SR              |                                                          |             | 6.4                  |             | V/µs               |
| Phase margin                                      | θт              | $R_L = 10k\Omega$ , $C_L = 25pF$                         |             | 80                   |             | Degrees            |
| Settling Time, 0.1%                               | ts              | G = -1, 10V Step, C <sub>L</sub> = 100pF                 |             | 2.1                  |             | μs                 |
| Settling Time, 0.0015% (16-bit)                   |                 | G = -1, 10V Step, C <sub>L</sub> = 100pF                 |             | 2.6                  |             | μs                 |
| Overload Recovery Time                            |                 | G = -1                                                   |             | < 1                  |             | μs                 |
| Total Harmonic Distortion + Noise THD             | +N              | $G = +1$ , $f = 1kHz$ , $V_O = 20V_{PP}$ , $600\Omega$   |             | 0.000025             |             | %                  |

<sup>(1)</sup> See the Thermal Information table for additional information.



#### ELECTRICAL CHARACTERISTICS: V<sub>s</sub> = ±2.25V to ±18V (continued)

**Boldface** limits apply over the specified temperature range,  $T_A = -40$ °C to +125°C.

At  $T_A = +25$ °C,  $R_L = 10$ k $\Omega$  connected to midsupply, and  $V_{CM} = V_{OUT} =$  midsupply, unless otherwise noted.

|                                          |                   |                                      | OPA209,                     | OPA2209,                    | OPA4209     |      |  |
|------------------------------------------|-------------------|--------------------------------------|-----------------------------|-----------------------------|-------------|------|--|
| PARAMETER                                |                   | CONDITIONS                           | MIN                         | TYP                         | MAX         | UNIT |  |
| OUTPUT                                   |                   |                                      |                             |                             |             |      |  |
| Voltage Output Swing                     |                   | $R_L = 10k\Omega$ , $A_{OL} > 130dB$ | (V-) + 0.2V                 |                             | (V+) - 0.2V | V    |  |
|                                          |                   | $R_L = 600\Omega, A_{OL} > 114dB$    | (V-) + 0.6V                 |                             | (V+) - 0.6V | V    |  |
| over Temperature                         |                   | $R_L = 10k\Omega$ , $A_{OL} > 120dB$ | (V-) + 0.2V                 |                             | (V+) - 0.2V | ٧    |  |
| Short-Circuit Current                    | I <sub>SC</sub>   | V <sub>S</sub> = ±18V                |                             | ±65                         |             | mA   |  |
| Capacitive Load Drive (stable operation) | C <sub>LOAD</sub> |                                      | See Typical Characteristics |                             |             |      |  |
| Open-Loop Output Impedance               | Z <sub>O</sub>    |                                      | See Ty                      | See Typical Characteristics |             |      |  |
| POWER SUPPLY                             |                   |                                      |                             |                             |             |      |  |
| Specified Voltage                        | Vs                |                                      | ±2.25                       |                             | ±18         | V    |  |
| Quiescent Current (per amplifier)        | ΙQ                | I <sub>O</sub> = 0A                  |                             | 2.2                         | 2.5         | mA   |  |
| over Temperature                         |                   |                                      |                             |                             | 3.25        | mA   |  |
| TEMPERATURE RANGE                        |                   |                                      |                             |                             |             |      |  |
| Specified Range                          | T <sub>A</sub>    |                                      | -40                         |                             | +125        | °C   |  |
| Operating Range                          | T <sub>A</sub>    |                                      | -55                         |                             | +150        | °C   |  |

#### THERMAL INFORMATION

|                  |                                                       | OPA209AID | OPA209AIDBV | OPA209AIDGK |       |
|------------------|-------------------------------------------------------|-----------|-------------|-------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                         | D         | DBV         | DGK         | UNITS |
|                  |                                                       | 8         | 5           | 8           |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(2)</sup> | 135.5     | 204.9       | 142.6       |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance             | 73.7      | 200         | 46.9        |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance                  | 61.9      | 113.1       | 63.5        | °C/W  |
| $\Psi_{JT}$      | Junction-to-top characterization parameter            | 19.7      | 38.2        | 5.3         | ·C/VV |
| ΨЈВ              | Junction-to-board characterization parameter          | 54.8      | 104.9       | 62.8        |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance          | n/a       | n/a         | n/a         |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### THERMAL INFORMATION

|                  |                                              | OPA2209AID | OPA2209AIDGK | OPA4209AIPW |       |  |
|------------------|----------------------------------------------|------------|--------------|-------------|-------|--|
|                  | THERMAL METRIC <sup>(1)</sup>                | D          | DGK          | PW          | UNITS |  |
|                  |                                              | 8          | 8            | 14          |       |  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)   | 134.3      | 132.7        | 112.9       |       |  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 72.1       | 38.5         | 26.1        |       |  |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 60.7       | 52.1         | 61.0        | °C/W  |  |
| Ψлт              | Junction-to-top characterization parameter   | 18.2       | 2.4          | 0.7         | 3C/VV |  |
| ΨЈВ              | Junction-to-board characterization parameter | 53.8       | 52.8         | 59.2        |       |  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | n/a        | n/a          | n/a         |       |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback

<sup>(2)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

<sup>(2)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.



#### **PIN CONFIGURATIONS**



(1) NC = no internal connection









#### TYPICAL CHARACTERISTICS

At  $T_A = +25$ °C,  $V_S = \pm 18$ V,  $R_L = 10$ k $\Omega$  connected to midsupply, and  $V_{CM} = V_{OUT} =$  midsupply, unless otherwise noted.



Figure 1.



Figure 2.

# TOTAL HARMONIC DISTORTION + NOISE RATIO vs FREQUENCY



Figure 3.



Figure 4.



Figure 5.



Figure 6.



At  $T_A$  = +25°C,  $V_S$  = ±18V,  $R_L$  = 10k $\Omega$  connected to midsupply, and  $V_{CM}$  =  $V_{OUT}$  = midsupply, unless otherwise noted.





Figure 7.



**OPEN-LOOP GAIN vs TEMPERATURE** 



Figure 9.



OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION



Figure 12.



At  $T_A = +25$ °C,  $V_S = \pm 18$ V,  $R_L = 10$ k $\Omega$  connected to midsupply, and  $V_{CM} = V_{OUT} =$  midsupply, unless otherwise noted.





Figure 14.

Figure 13.



#### INPUT OFFSET CURRENT vs SUPPLY VOLTAGE



# INPUT BIAS AND INPUT OFFSET CURRENTS VS COMMON-MODE VOLTAGE



**INPUT BIAS CURRENT vs SUPPLY VOLTAGE** 



Figure 18.



At  $T_A = +25$ °C,  $V_S = \pm 18$ V,  $R_L = 10$ k $\Omega$  connected to midsupply, and  $V_{CM} = V_{OUT} =$  midsupply, unless otherwise noted. QUIESCENT CURRENT vs TEMPERATURE QUIESCENT CURRENT vs SUPPLY VOLTAGE.















At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 18V$ ,  $R_L = 10k\Omega$  connected to midsupply, and  $V_{CM} = V_{OUT} =$  midsupply, unless otherwise noted. **LARGE-SIGNAL STEP RESPONSE**LARGE-SIGNAL STEP RESPONSE



Time (1µs/div) Figure 25.



Figure 26.



Figure 27.





Figure 29.



Figure 30.



#### APPLICATION INFORMATION

#### **DESCRIPTION**

The OPA209 series of precision operational amplifiers are unity-gain stable, and free from unexpected output and phase reversal. Applications with noisy or high-impedance power supplies require decoupling capacitors placed close to the device pins. In most cases,  $0.1\mu F$  capacitors are adequate. Figure 31 shows a simplified schematic of the OPA209. This die uses a SiGe bipolar process and contains 180 transistors.

#### **OPERATING VOLTAGE**

The OPA209 series of op amps can be used with single or dual supplies within an operating range of  $V_S = +4.5V$  (±2.25V) up to +36V (±18V). Supply voltages higher than 40V total can permanently damage the device; see the Absolute Maximum Ratings table.

In addition, key parameters are assured over the specified temperature range,  $T_A = -40^{\circ}\text{C}$  to +125°C. Parameters that vary significantly with operating voltage or temperature are shown in the Typical Characteristics section of this data sheet.



Figure 31. OPA209 Simplified Schematic

# TEXAS INSTRUMENTS

#### INPUT PROTECTION

The input terminals of the OPA209 are protected from excessive differential voltage with back-to-back diodes, as shown in Figure 32. In most circuit applications, the input protection circuitry has no consequence. However, in low-gain or G = 1 circuits, fast ramping input signals can forward-bias these diodes because the output of the amplifier cannot respond rapidly enough to the input ramp. This effect is illustrated in Figure 25 and Figure 26 of the Typical Characteristics. If the input signal is fast enough to create this forward-bias condition, the input signal current must be limited to 10mA or less. If the input signal current is not inherently limited, an input series resistor can be used to limit the signal input current. This input series resistor degrades the low-noise performance of the OPA209. See the Noise Performance section for further information on noise performance. Figure 32 shows an example configuration that implements a current-limiting feedback resistor.



Figure 32. Pulsed Operation

#### **NOISE PERFORMANCE**

Figure 33 shows the total circuit noise for varying source impedances with the op amp in a unity-gain configuration (no feedback resistor network, and therefore no additional noise contributions). Two different op amps are shown with the total circuit noise calculated. The OPA209 has very low voltage noise, making it ideal for low source impedances (less than  $2k\Omega$ ). As a comparable precision FET-input op amp (very low current noise), the OPA827 has somewhat higher voltage noise, but lower current noise. It provides excellent noise performance at moderate to high source impedance ( $10k\Omega$  and up). For source impedance lower than  $300\Omega$ , the OPA211 may provide lower noise.

The equation in Figure 33 shows the calculation of the total circuit noise, with these parameters:

- e<sub>n</sub> = voltage noise,
- i<sub>n</sub> = current noise,
- R<sub>S</sub> = source impedance,
- k = Boltzmann's constant = 1.38 x 10<sup>-23</sup> J/K,
- and T = temperature in kelvins.

For more details on calculating noise, see the *Basic Noise Calculations* section.



Figure 33. Noise Performance of the OPA209 and OPA827 in Unity-Gain Buffer Configuration

#### **BASIC NOISE CALCULATIONS**

Low-noise circuit design requires careful analysis of all noise sources. External noise sources can dominate in many cases; consider the effect of source resistance on overall op amp noise performance. Total noise of the circuit is the rootsum-square combinations of all noise components.

The resistive portion of the source impedance produces thermal noise proportional to the square root of the resistance. This function is illustrated in Figure 33. The source impedance is usually fixed; consequently, select the appropriate op amp and the feedback resistors to minimize the respective contributions to the total noise.



Figure 34 illustrates both noninverting (Figure 34a) and inverting (Figure 34b) op amp circuit configurations with gain. In circuit configurations with gain, the feedback network resistors also contribute noise. The current noise of the op amp reacts with the feedback resistors to create additional noise components.

The feedback resistor values can generally be chosen to make these noise sources negligible. Note that low-impedance feedback resistors load the output of the amplifier. The equations for total noise are shown for both configurations.





Noise at the output:

$${\mathsf E_0}^2 = \left[1 + \frac{{\mathsf R_2}}{{\mathsf R_1}}\right]^2 \, {\mathsf e_n}^2 + {\mathsf e_1}^2 + {\mathsf e_2}^2 + {(\mathsf i_n^{} \mathsf R_2)}^2 + {\mathsf e_S}^2 + {(\mathsf i_n^{} \mathsf R_S)}^2 \right] 1 + \frac{{\mathsf R_2}}{{\mathsf R_1}}$$

Where 
$$e_S = \sqrt{4kTR_S} \times \left[1 + \frac{R_2}{R_1}\right]$$
 = thermal noise of  $R_S$ 

$$e_1 = \sqrt{4kTR_1} \times \left(\frac{R_2}{R_1}\right) = \text{thermal noise of } R_1$$

$$e_2 = \sqrt{4kTR_2}$$
 = thermal noise of  $R_2$ 

#### B) Noise in Inverting Gain Configuration



Noise at the output:

$$E_{O}^{2} = \left[1 + \frac{R_{2}}{R_{1} + R_{S}}\right]^{2} e_{n}^{2} + e_{1}^{2} + e_{2}^{2} + (i_{n}R_{2})^{2} + e_{S}^{2}$$

Where 
$$e_S = \sqrt{4kTR_S} \times \left[ \frac{R_2}{R_1 + R_S} \right]$$
 = thermal noise of  $R_S$ 

$$e_1 = \sqrt{4kTR_1} \times \left[ \frac{R_2}{R_1 + R_S} \right] = \text{thermal noise of } R_1$$

 $e_2 = \sqrt{4kTR_2}$  = thermal noise of  $R_2$ 

NOTE: For the OPA209 series op amps at 1kHz,  $e_n = 2.2 \text{nV}/\sqrt{\text{Hz}}$  and  $I_n = 530 \text{fA}/\sqrt{\text{Hz}}$ .

Figure 34. Noise Calculation in Gain Configurations



#### **ELECTRICAL OVERSTRESS**

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

It is helpful to have a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event. See Figure 35 for an illustration of the ESD circuits contained in the OPA209 series (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where they meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, high-current pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more of the amplifier device pins, current flows through one or more of the steering diodes. Depending on the path that the current takes, the absorption device may activate. The absorption device has a trigger, or threshold voltage, that is above the normal operating voltage of the OPA209 but below the device breakdown voltage level. Once this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level.

When the operational amplifier connects into a circuit such as the one Figure 35 shows, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. Should this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through steering diode paths and rarely involves the absorption device.

Figure 35 depicts a specific example where the input voltage,  $V_{IN}$ , exceeds the positive supply voltage (+V<sub>S</sub>) by 500mV or more. Much of what happens in the circuit depends on the supply characteristics. If +V<sub>S</sub> can sink the current, one of the upper input steering diodes conducts and directs current to +V<sub>S</sub>. Excessively high current levels can flow with increasingly higher  $V_{IN}$ . As a result, the datasheet specifications recommend that applications limit the input current to 10mA.

If the supply is not capable of sinking the current,  $V_{IN}$  may begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings.

Another common question involves what happens to the amplifier if an input signal is applied to the input while the power supplies  $+V_S$  and/or  $-V_S$  are at 0V.

Again, it depends on the supply characteristic while at 0V, or at a level below the input signal amplitude. If the supplies appear as high impedance, then the operational amplifier supply current may be supplied by the input source via the current steering diodes. This state is not a normal bias condition; the amplifier most likely will not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.



If there is an uncertainty about the ability of the supply to absorb this current, external zener diodes may be added to the supply pins as shown in Figure 35. The zener voltage must be selected such that the diode does not turn on during normal operation.

However, its zener voltage should be low enough so that the zener diode conducts if the supply pin begins to rise above the safe operating supply voltage level.



- (1)  $V_{IN} = +V_S + 500$ mV.
- (2) TVS:  $+V_{S(max)} > V_{TVSBR (Min)} > +V_{S}$
- (3) Suggested value approximately 1kΩ.

Figure 35. Equivalent Internal ESD Circuitry and Its Relation to a Typical Circuit Application



#### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision B (August 2010) to Revision C | Page |
|----|----------------------------------------------------|------|
| •  | Deleted device graphic                             | 1    |
| •  | Changed y-axis units label in Figure 2             | 6    |





12-Sep-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5)    | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|---------------------|--------------|-------------------------|---------|
| OPA209AID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | (6)<br>CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | OPA<br>209A             | Samples |
| OPA209AIDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | OOBQ                    | Sample  |
| OPA209AIDBVT     | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | OOBQ                    | Sample  |
| OPA209AIDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | OOAQ                    | Sample  |
| OPA209AIDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | OOAQ                    | Sample  |
| OPA209AIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | OPA<br>209A             | Sample  |
| OPA2209AID       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | O2209                   | Sample  |
| OPA2209AIDGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | OOJI                    | Sample  |
| OPA2209AIDGKT    | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | OOJI                    | Sample  |
| OPA2209AIDR      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | O2209                   | Sample  |
| OPA4209AIPW      | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | (OP4209A ~ OPA)<br>4209 | Sample  |
| OPA4209AIPWR     | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | (OP4209A ~ OPA)<br>4209 | Sample  |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

12-Sep-2014

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL. Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### PACKAGE MATERIALS INFORMATION

www.ti.com 30-Jan-2015

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA209AIDBVR  | SOT-23          | DBV                | 5  | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA209AIDBVT  | SOT-23          | DBV                | 5  | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA209AIDGKR  | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA209AIDGKT  | VSSOP           | DGK                | 8  | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA209AIDR    | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2209AIDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2209AIDGKT | VSSOP           | DGK                | 8  | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2209AIDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4209AIPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 30-Jan-2015



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA209AIDBVR  | SOT-23       | DBV             | 5    | 3000 | 223.0       | 270.0      | 35.0        |
| OPA209AIDBVT  | SOT-23       | DBV             | 5    | 250  | 223.0       | 270.0      | 35.0        |
| OPA209AIDGKR  | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA209AIDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA209AIDR    | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA2209AIDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA2209AIDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA2209AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA4209AIPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

DBV (R-PDSO-G5)

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

#### PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity